DocumentCode :
2111140
Title :
ATM switch architecture modelling under uniform and bursty traffic
Author :
Lahchime, Abdelhakim ; Guédon, Jean-Pierre
Author_Institution :
CNRS, Nantes, France
Volume :
1
fYear :
1996
fDate :
18-22 Nov 1996
Firstpage :
767
Abstract :
ATM switch architectures are investigated from a typology of traffic description. Classical results under uniform traffic are retrieved with the help of the VHDL simulator we developed. Then this modelization is extended to the case of bursty traffic in order to deduce new switch performance parameters. Since uniform traffic is analysed at the cell level whereas bursty traffic needs the ATM buffer or the burst length to exhibit indexes of performances, this temporal resolution is analysed through an extension of the classical parameters used for uniform traffic. The understanding of these new parameters allows for optimizing switch architecture when correlated cells in a larger scale than one burst (e.g. video source) are taken into account
Keywords :
asynchronous transfer mode; buffer storage; digital simulation; hardware description languages; queueing theory; simulation; telecommunication computing; telecommunication traffic; ATM buffer; ATM switch architecture modelling; VHDL simulator; burst length; bursty traffic; cell level; classical parameters; correlated cells; input queueing; output queueing; switch performance parameters; temporal resolution; traffic description; uniform traffic; video source; Asynchronous transfer mode; Bismuth; Fabrics; Multiprocessor interconnection networks; Multiresolution analysis; Performance analysis; Switches; Telecommunication traffic; Throughput; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1996. GLOBECOM '96. 'Communications: The Key to Global Prosperity
Conference_Location :
London
Print_ISBN :
0-7803-3336-5
Type :
conf
DOI :
10.1109/GLOCOM.1996.594464
Filename :
594464
Link To Document :
بازگشت