DocumentCode :
2113261
Title :
Architecture of A Wavelet Packet Transform Using Parallel Filters
Author :
Farahani, Mohsen Amiri ; Eshghi, Mohammad
Author_Institution :
Shahid Beheshti Univ., Tehran
fYear :
2006
fDate :
6-7 Sept. 2006
Firstpage :
7
Lastpage :
10
Abstract :
In this paper, based on the word-serial pipeline architecture and parallel filter processing, a new architecture for direct and inverse wavelet packet transforms is introduced. This architecture increase the speed of the wavelet packet transforms. In this design a word-serial architecture able to compute a complete wavelet packet transform (WPT) binary tree in an on-line fashion, but easily configurable in order to compute any required WPT sub tree, is proposed. In this architecture, a high-pass filter and a low-pass filter are used concurrently, in order to compute the new coefficients. This architecture is suitable for the high speed on-line applications. With this architecture, the speed of the wavelet packet transforms is increased with a factor 2, but the occupied area of the circuit is less than double. This architecture can be applied to any levels tree structure with any filter coefficients length.
Keywords :
high-pass filters; low-pass filters; signal processing; trees (mathematics); wavelet transforms; binary tree; high-pass filter; low-pass filter; parallel filter processing; wavelet packet transform; word-serial pipeline architecture; Computer architecture; Concurrent computing; Discrete wavelet transforms; Electronic mail; Filters; Time frequency analysis; Tree data structures; Wavelet analysis; Wavelet packets; Wavelet transforms; WPT; parallel filters; tree structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Electronics, 2006. AE 2006. International Conference on
Conference_Location :
Pilsen
Print_ISBN :
80-7043-442-2
Type :
conf
DOI :
10.1109/AE.2006.4382950
Filename :
4382950
Link To Document :
بازگشت