DocumentCode :
2113640
Title :
Design and implementation of a programmable stack filter
Author :
Lakamsani, Prasad V. ; Yang, Ruikang ; Zeng, Bing ; Liou, Ming L.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ., Hong Kong
Volume :
3
fYear :
1994
fDate :
13-16 Nov 1994
Firstpage :
664
Abstract :
Proposes two simple and efficient architectures for the realization of stack filters in hardware: one for pipelined implementation and the other for non-pipelined implementation. Both architectures are interchangeable, with very minor modifications. A programmable stack filter has been layed out based on the proposed pipelined architecture in the AMS 1 micron technology using Mentor Graphics Generator Design Tools for five words of twelve bits each and simulations have been carried out successfully using the Mentor Graphics Lsim simulator. Results are encouraging that the simulations are error-free at a frequency as high as 166 MHz
Keywords :
VLSI; digital filters; nonlinear filters; parallel architectures; pipeline processing; programmable filters; 1.0 micron; 12 bit; 166 MHz; AMS 1 micron technology; Mentor Graphics Generator Design Tools; Mentor Graphics Lsim simulator; architectures; design; implementation; nonpipelined implementation; pipelined architecture; pipelined implementation; programmable stack filter; Algorithm design and analysis; Graphics; Image analysis; Image processing; Nonlinear filters; Signal processing; Signal processing algorithms; Silicon; Speech analysis; Video signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing, 1994. Proceedings. ICIP-94., IEEE International Conference
Conference_Location :
Austin, TX
Print_ISBN :
0-8186-6952-7
Type :
conf
DOI :
10.1109/ICIP.1994.413806
Filename :
413806
Link To Document :
بازگشت