DocumentCode :
2114224
Title :
Sensitivity Design of the Chip-in-Substrate Package Using DOE with Factorial Analysis Technology
Author :
Yew, Ming-Chih ; Yuan, Chang-Ann ; Chiang, Kuo-Ning ; Chen, Yu-Hua ; Yang, Wen-Kung
Author_Institution :
Dept. of Power Mech. Eng., Nat. Tsing Hua Univ., Hsinchu
fYear :
2006
fDate :
24-26 April 2006
Firstpage :
1
Lastpage :
7
Abstract :
As electronic devices become more complicated and the need for semiconductor chips in portable products increases, the demand for smaller and lighter chips and packages becomes greater. However, because of the different temperature loading from the manufacturing process, the mismatch in the coefficient of thermal expansion (CTE) between different materials affects the packaging reliability. In this study, the chip-in-substrate package (CiSP), which has been developed by ITRI/ERSO and Fraunhofer IZM, is chosen as the test instrument. For the purpose of comprehending the stress/strain accumulation during the manufacturing process, a process modeling methodology has been executed to determine the evolution of stresses distribution during the sequential fabrication of CiSP structures. In addition, to further improve the packaging design of CiSP, the stress/strain variation around the most critical region is investigated by means of the design of experiment (DOE). A two-step design method based on the validated model is proposed for the development of the CiSP. The analytic results reveal that decreasing the thickness of the lamination layer and increasing the thickness of the interconnect can effectively reduce the stress concentration phenomenon. The robust design parameters for the CiSP could be achieved through the analytical procedures presented in this study. Therefore, the CiSP can be fabricated within the validated design parameters and can consequently meet the demand of decreasing the amount of time involved in product development
Keywords :
chip-on-board packaging; design of experiments; integrated circuit manufacture; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; CiSP fabrication; Fraunhofer IZM; ITRI/ERSO; chip-in-substrate package; design of experiment; electronic devices; factorial analysis technology; interconnect; lamination layer; packaging reliability; product development; semiconductor chips; sensitivity design; stress concentration phenomenon; stress/strain accumulation; thermal expansion coefficient; Capacitive sensors; Electronic packaging thermal management; Electronics packaging; Manufacturing processes; Semiconductor device packaging; Stress; Temperature sensors; Thermal expansion; Thermal loading; US Department of Energy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multiphysics Simulation and Experiments in Micro-Electronics and Micro-Systems, 2006. EuroSime 2006. 7th International Conference on
Conference_Location :
Como
Print_ISBN :
1-4244-0275-1
Type :
conf
DOI :
10.1109/ESIME.2006.1643967
Filename :
1643967
Link To Document :
بازگشت