Title :
High level performance estimation for a primitive operator filter FPGA
Author :
Arslan, T. ; Eskikurt, H.I. ; Horrocks, D.H.
Author_Institution :
Sch. of Eng., Cardiff Univ. of Wales, UK
fDate :
31 May-3 Jun 1998
Abstract :
The increase in complexity of current VLSI-based FPGA arrays has lead to a demand for efficient methods of estimating their performance characteristics at a higher level. This paper describes a technique for speed and area estimation of DSP-based FPGAs, using the example of a primitive operator filter FPGA, which targets the realisation of reduced complexity digital filters. The technique utilises information about the FPGAs; the constituent elements of its configurable blocks, in our case, adders, shifters, multiplexers and the CMOS technology under consideration. The paper describes the POF FPGA structure, and the development of metrics for speed and area performance estimation. Results are presented which show the efficiency of the estimation technique
Keywords :
CMOS digital integrated circuits; VLSI; adders; digital filters; field programmable gate arrays; multiplexing equipment; CMOS technology; DSP-based FPGAs; VLSI-based FPGA arrays; adders; area estimation; configurable blocks; multiplexers; performance estimation; primitive operator filter FPGA; reduced complexity digital filters; shifters; speed estimation; Adders; CMOS technology; Communication system control; Digital filters; Digital signal processing; Field programmable gate arrays; Filtering; Finite impulse response filter; Logic functions; Multiplexing;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.694453