DocumentCode
2115194
Title
Thermal Cycle Reliability of 3D Chip Stacked Package Using Pb-free Solder Bumps: Parameter Study by FEM Analysis
Author
Noritake, C. ; Limaye, P. ; Gonzalez, M. ; Vandevelde, Bart
Author_Institution
Denso Corp., Aichi
fYear
2006
fDate
24-26 April 2006
Firstpage
1
Lastpage
6
Abstract
This study is aimed at analysing the reliability of a three-dimensional (3D) chip stacked package under cyclic thermal loading. The critical areas in the 3D chip stacked package are defined with finite element modeling (FEM) based simulations to correlate the thermal cycling experiments. The 3D chip stacked package consists of two 300mum thick Si chips vertically connected with Sn-Ag-Cu solder bump joints and then assembled on a conventional FR-4 printed circuit aboard (PCB). Two thermal cycle conditions are studied, namely: -40 to 125degC and 0 to 100degC. FEM simulations indicate that in both conditions, the critical failure location is expected to be in the chip side region of the corner solder bump of the lower chip connecting the package to the PCB. Creep strain per single thermal cycle averaged over a critical damage volume; Deltaepsivcr is used as the damage parameter. Furthermore, we have investigated the possible approaches to improve the thermo-mechanical reliability for this package. The results indicate that adding an underfill or thinning Si chips will achieve lower creep strain in solder bumps. Furthermore, the stress levels in Si and Cu via in the Si chip are low. Therefore fracture of Si chips and fatigue of Cu vias is not expected under thermal cycling conditions
Keywords
failure analysis; finite element analysis; integrated circuit packaging; integrated circuit reliability; solders; thermomechanical treatment; -40 to 125 C; 0 to 100 C; 300 micron; 3D chip stacked package; FR-4 PCB; Si-SnAgCu; creep strain; failure location; finite element modeling; solder bumps; thermal cycle reliability; thermomechanical reliability; Assembly; Capacitive sensors; Circuit simulation; Creep; Finite element methods; Joining processes; Packaging; Printed circuits; Thermal loading; Thermomechanical processes;
fLanguage
English
Publisher
ieee
Conference_Titel
Thermal, Mechanical and Multiphysics Simulation and Experiments in Micro-Electronics and Micro-Systems, 2006. EuroSime 2006. 7th International Conference on
Conference_Location
Como
Print_ISBN
1-4244-0275-1
Type
conf
DOI
10.1109/ESIME.2006.1644002
Filename
1644002
Link To Document