DocumentCode :
2115518
Title :
Design of link layer controller for high speed serial bus
Author :
Yun, Yu ; Danghui, Wang ; Ke, Yang ; Zhihua, Feng
Author_Institution :
School of Computer Science and Technology, Northwestern Polytechnical University, Xian, China
fYear :
2010
fDate :
4-6 Dec. 2010
Firstpage :
1997
Lastpage :
2000
Abstract :
This paper designs a link layer controller for a serial bus that based on the IEEE 1394 standard. The design is compatible with the interface of physical-layer chips, and able to work at up to 400Mbps in asynchronous transmission mode. Fig. 1 shows the structure of the controller. Based on the analysis of the function of PHY-interface, Fig. 3 shows the control FSM of the PHY-interface. A speed auto-adaptive and no latency CRC, which could improve the transmission reliability, is proposed and it is implemented as shown in Fig. 4. The communication protocol between the link layer controller and the host CPU is also defined. Finally the link-layer controller is described in verilog HDL, and implemented on FPGA. The experimental results show preliminarily that the controller we designed works well in an asynchronous high speed data transform network systems.
Keywords :
Clocks; Data communication; IEEE 1394 Standard; Protocols; Registers; Timing; 1394; PHY interface; host interface; link layer controller; speed adaptive CRC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science and Engineering (ICISE), 2010 2nd International Conference on
Conference_Location :
Hangzhou, China
Print_ISBN :
978-1-4244-7616-9
Type :
conf
DOI :
10.1109/ICISE.2010.5689943
Filename :
5689943
Link To Document :
بازگشت