Title :
A reduced power 6-tap pre-emphasis for 10GB/S backplane communications
Author :
Cheng, Dezhong ; Liang, Bangli ; Chen, Dianyong ; Kwasniewski, Tad
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, ON
Abstract :
Pre-emphasis is often employed at the transmitter side to counteract the inter symbol interface (ISI) in high-speed data communications. Traditional pre-emphasis drivers, implemented in CML, use one pair of CMOS transistors as the output stage. To design a pre-emphasis for different channels or the same channel using different type of equalizer requires a wide range of current for the same tap. The challenge for traditional circuits is how to choose the sizes for these transistors. To meet this challenge, this paper presents a lower 6-tap pre-emphasis with several pairs of transistors at output stage to solve this issue. The simulation shows the eye diagram for the same channel improved vertical 8% and horizontal 5%. The pre-emphasis consumes only 57.7 mW with a total of 6 tabs.
Keywords :
CMOS integrated circuits; equalisers; intersymbol interference; system buses; CMOS transistors; backplane communications; equalizer; high-speed data communication; intersymbol interface; preemphasis drivers; reduced power 6-tap preemphasis; Backplanes; Circuit simulation; Current density; Driver circuits; Equalizers; Finite impulse response filter; Frequency dependence; Intersymbol interference; MOSFETs; Transmitters;
Conference_Titel :
Communications, 2008 24th Biennial Symposium on
Conference_Location :
Kingston, ON
Print_ISBN :
978-1-4244-1945-6
Electronic_ISBN :
978-1-4244-1946-3
DOI :
10.1109/BSC.2008.4563213