• DocumentCode
    2124161
  • Title

    A method for reducing power consumption of CMOS logic based on signal transition probability

  • Author

    Akita, J. ; Asada, K.

  • Author_Institution
    Dept. of Electron. Eng., Tokyo Univ., Japan
  • fYear
    1994
  • fDate
    28 Feb-3 Mar 1994
  • Firstpage
    420
  • Lastpage
    424
  • Abstract
    Some CMOS gates are topologically asymmetric in inputs, even though they are logically symmetric. It implies a possibility to reduce power consumption by optimizing signal assignment to the inputs. In this study we theoretically derive power consumption of a 2-input NAND gate based on transition probability of input signals, with taking into account charging current due to an internal node. We also propose a signal assignment method to input terminals for reducing power consumption by extending our method for large circuits, and demonstrate the effect of power consumption reduction by the present method
  • Keywords
    CMOS integrated circuits; Monte Carlo methods; circuit analysis computing; integrated logic circuits; logic gates; power consumption; 2-input NAND gate; CMOS logic; Monte Carlo simulation; charging current; internal node; power consumption reduction; signal assignment optimization; signal transition probability; switch level simulation; topological asymmetry; CMOS logic circuits; Circuit simulation; Circuit topology; Clocks; Energy consumption; Frequency; Logic circuits; Power engineering and energy; Switches; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    European Design and Test Conference, 1994. EDAC, The European Conference on Design Automation. ETC European Test Conference. EUROASIC, The European Event in ASIC Design, Proceedings.
  • Conference_Location
    Paris
  • Print_ISBN
    0-8186-5410-4
  • Type

    conf

  • DOI
    10.1109/EDTC.1994.326842
  • Filename
    326842