Title :
A synthesis method for mixed synchronous/asynchronous behavior
Author :
Tsung-Yi Wu ; Tien, Tzu-Chie ; Wu, Tsung-Yi ; Lin, Youn-Long
Author_Institution :
Dept. of Comput. Sci., Tsing Hua Univ., Hsin-Chu, Taiwan
fDate :
28 Feb-3 Mar 1994
Abstract :
We propose a method for synthesizing from a behavioral description in a hardware description language. The description provides two mechanisms-edge-triggered and level-sensitive-for process synchronization and interface designs, which characterize most control-dominated circuits. They are usually asynchronous with the system clock. Conventional control-step-based, scheduling-and-allocation approaches for high-level synthesis are implicitly synchronous and, therefore, cannot correctly produce a structure that exhibits the exact (timing) behavior in the presence of such asynchrony. We construct first a mixed synchronous/asynchronous state graph to capture the described behavior. Then, according to a set of rules, our algorithm transforms the graph into a completely synchronous one, from which synthesis to structure has been proven easy. Simulation of a number of circuits has confirmed that the synthesized structures exhibit identical behavior (in terms of both functionality and timing) as the original description
Keywords :
circuit analysis computing; directed graphs; finite state machines; logic CAD; specification languages; synchronisation; VSyn; Verilog HDL; behavioral description; circuit simulation; control-dominated circuits; directed graph; edge-triggered mechanism; functionality; hardware description language; high-level synthesis; interface design; level-sensitive mechanism; mixed synchronous/asynchronous behavior; one-state FSM; process synchronization; state graph; timing behavior; transformation algorithm; Automatic control; Circuit simulation; Circuit synthesis; Clocks; Computer science; Control system synthesis; Hardware design languages; High level synthesis; Signal processing; Timing;
Conference_Titel :
European Design and Test Conference, 1994. EDAC, The European Conference on Design Automation. ETC European Test Conference. EUROASIC, The European Event in ASIC Design, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-5410-4
DOI :
10.1109/EDTC.1994.326864