Title :
Hybrid-way Cache for Mobile Processors
Author :
Deepika, Bobbala Lakshmi ; Lee, Byeong Kil
Author_Institution :
Univ. of Texas at San Antonio, San Antonio, TX, USA
Abstract :
As multi-core trends are becoming dominant, cache structures are being sophisticated and complicated. Also, the bigger shared level-2 (L2) caches are demanded for higher cache performance. However, the big cache size is directly related to the area and power consumption. Designing a cache memory, one of the easiest ways to increase the performance is doubling the cache size. In mobile processors, however, simple increase of the cache size may significantly affect its chip area and power. To address this issue, in this paper, we propose the hy-way cache (hybrid-way cache) which is a composite cache mechanism to maximize cache performance within a given cache size. This mechanism can improve cache performance without increasing cache size and set associativity by emphasizing the utilization of primary way(s) and pseudo-associativity. Based on our experiments with the sampled SPEC CPU2000 workload, the proposed cache mechanism shows the remarkable reduction in cache misses with the penalty of additional hardware cost and additional power consumption. The variation of performance improvement depends on cache size and set associativity, but the proposed scheme shows more sensitivity to cache size increase than set associativity increase.
Keywords :
cache storage; mobile computing; multiprocessing systems; cache memory; cache size; hybrid-way cache; hybrid-way cache structure; mobile processors; set associativity; shared level-2 caches; Arrays; Benchmark testing; Hardware; Mobile communication; Performance evaluation; Power demand; Program processors; cache design; mobile processor; set associative cache;
Conference_Titel :
Information Technology: New Generations (ITNG), 2011 Eighth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-61284-427-5
Electronic_ISBN :
978-0-7695-4367-3
DOI :
10.1109/ITNG.2011.125