DocumentCode
2126232
Title
Design of a Feasible On-Chip Interconnection Network for a Chip Multiprocessor (CMP)
Author
Lee, Seung Eun ; Bahn, Jun Ho ; Bagherzadeh, Nader
Author_Institution
Univ. of California-Irvine, Irvine
fYear
2007
fDate
24-27 Oct. 2007
Firstpage
211
Lastpage
218
Abstract
In this paper, an adaptive wormhole router for a flexible on-chip interconnection network is proposed and implemented for a Chip-mutti processor (CMP). It adopts a wormhole switching technique and its routing algorithm is livelock-/deadlock- free in 2D-mesh topology. Major contribution of this research is the design of an adaptive router architecture adopting a minimal adaptive routing algorithm with near optimal performance and feasible design complexity, satisfying the general SoC design requirements. We also investigate the optimal size of FIFO in an adaptive router with fixed priority scheme.
Keywords
multiprocessor interconnection networks; system-on-chip; 2D mesh topology; adaptive router architecture; adaptive routing algorithm; adaptive wormhole router; chip multiprocessor; flexible on-chip interconnection network; system-on-chip design; wormhole switching; Algorithm design and analysis; Computer architecture; Computer networks; Delay; High performance computing; Multiprocessor interconnection networks; Network-on-a-chip; Routing; Switches; System recovery;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Architecture and High Performance Computing, 2007. SBAC-PAD 2007. 19th International Symposium on
Conference_Location
Rio Grande do Sul
ISSN
1550-6533
Print_ISBN
978-0-7695-3014-7
Type
conf
DOI
10.1109/SBAC-PAD.2007.38
Filename
4384060
Link To Document