DocumentCode :
2127005
Title :
VLSI implementation of multiplier-free low power baseband filter for CDMA systems
Author :
Lian, Yong ; Yu, Jianghong
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore
fYear :
2003
fDate :
27-29 Aug. 2003
Firstpage :
111
Lastpage :
115
Abstract :
A multiplier-free baseband filter is proposed for the low power VLSI implementation in a code division multiple access (CDMA) system. The new computational efficient filter structure is based on a novel prefilter structure involving a pair of even and odd length FIR filters with the same band edges. It is shown by example that the new structure not only achieves 45.8% savings in the number of multipliers, but also reduces the word length requirement for the coefficients of an IS-95 CDMA baseband filter. The VLSI implementation shows that the new structure reduces both the chip area and power consumption considerably compared with the direct-form implementation.
Keywords :
FIR filters; VLSI; code division multiple access; integrated circuit design; power consumption; CDMA systems; FIR filters; IS-95; VLSI; baseband filter; chip area; code division multiple access system; multiplier-free filter; power consumption; prefilter structure; word length; Attenuation; Band pass filters; Baseband; Equalizers; Finite impulse response filter; IIR filters; Multiaccess communication; Passband; Power filters; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-7795-8
Type :
conf
DOI :
10.1109/SIPS.2003.1235653
Filename :
1235653
Link To Document :
بازگشت