Title :
Novel DSP architecture for OFDM modem systems
Author :
Lee, Jeong H. ; Jeong, Sug H. ; Sunwoo, Myung H. ; Oh, Seung K.
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
The paper presents application-specific instructions and DSP architecture for OFDM algorithms The proposed instructions calculate a butterfly within two cycles and reduce the computation cycles of scrambling, convolutional encoding, and timing synchronization. The proposed DSP employs a data processing unit (DPU) supporting the special instructions and an FFT address generation unit (FAGU) automatically calculating the butterfly input data addresses. The proposed DSP has been synthesized using the SEC 0.18 μm standard cell library and has a smaller area than commercial DSP chips. Performance comparisons show that the number of clock cycles improves over 10% for FFT computation and the size of the DPU decreases about 30% compared with the Camel DSP.
Keywords :
OFDM modulation; convolutional codes; digital signal processing chips; fast Fourier transforms; integrated circuit design; logic design; modems; synchronisation; 0.18 micron; DSP architecture; DSP chips; DSP synthesis; FFT address generation unit; OFDM modem; SEC standard cell library; application-specific instructions; butterfly; convolutional encoding; data processing unit; scrambling; timing synchronization; Computer aided instruction; Computer architecture; Data processing; Digital signal processing; Digital signal processing chips; Encoding; Modems; OFDM; Synchronization; Timing;
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
Print_ISBN :
0-7803-7795-8
DOI :
10.1109/SIPS.2003.1235684