DocumentCode :
2127912
Title :
Zero skew clock routing for fast clock tree generation
Author :
Reaz, M.B.I. ; Amin, Nowshad ; Ibrahimy, M.I. ; Mohd-Yasin, F. ; Mohammad, A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Int. Islamic Univ. Malaysia, Kuala Lumpur
fYear :
2008
fDate :
4-7 May 2008
Abstract :
A zero skew clock routing methodology has been developed to help design team speed up their clock tree generation process. The methodology works by breaking up the clock net into smaller partitions, then inserting clock buffers to drive each portion, and lastly, routing the connection from original clock source to each newly inserted clock buffers with zero skew. A few Perl scripts and a new Visual Basic based routing tool have been developed to support the methodology implementation. The routing algorithm used in this tool is based on the exact zero skew routing algorithm. The methodology has been tested using a real design database and resulting in a significant improvement in the through put time required to complete the clock tree generation. This improvement is attributed to the ability to generate clock tree on much smaller portions of clock nets that supports of speeding up the clock tree generation process in IC design.
Keywords :
Perl; Visual BASIC; circuit CAD; clocks; integrated circuit design; logic design; network routing; IC design; Perl script; Visual Basic; clock buffer; clock tree generation; zero skew clock routing; Clocks; Design engineering; Frequency synchronization; Logic; Process design; Routing; Signal design; Silicon; System-on-a-chip; Systems engineering and theory; Clock routing; Clock tree generation; IC design; Zero skew;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2008. CCECE 2008. Canadian Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
0840-7789
Print_ISBN :
978-1-4244-1642-4
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2008.4564488
Filename :
4564488
Link To Document :
بازگشت