Title :
Hierarchical DSP architectural synthesis and scheduling solution for "IRIS"
Author :
Yi, Ying ; Woods, Roger ; Turner, Richard
Author_Institution :
Sch. of Electr. & Electron. Eng., Queen´´s Univ., Belfast, UK
Abstract :
Increasingly, DSP design flows need to cope with a hierarchy involving complex components rather than simple blocks such as multipliers. The paper outlines some of the challenges of such a design approach using a wave digital filter example. The paper outlines how an "in-house" architectural synthesis tool, IRIS, has been modified to synthesize such structures. An extended MARS (Minnesota architecture synthesis) scheduling algorithm for hierarchical scheduling is also proposed for reducing the area of the synthesized circuit.
Keywords :
logic CAD; logic design; scheduling; signal processing; wave digital filters; DSP architectural synthesis tool; DSP design flows; DSP scheduling; hierarchical scheduling; wave digital filter; Circuit synthesis; Control system synthesis; Delay; Digital filters; Digital signal processing; Iris; Mars; Pipeline processing; Scheduling algorithm; Timing;
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
Print_ISBN :
0-7803-7795-8
DOI :
10.1109/SIPS.2003.1235699