DocumentCode
2128204
Title
A shallow trench isolation study for 0.25/0.18 /spl mu/m CMOS technologies and beyond
Author
Chatterjee, A. ; Esquivel, J. ; Nag, S. ; Ali, I. ; Rogers, D. ; Taylor, Kerry ; Joyner, K. ; Mason, M. ; Mercer, D. ; Amerasekera, A. ; Houston, T. ; Chen, I.-C.
Author_Institution
Semicond. Process & Device Center, Texas Instrum. Inc., Dallas, TX, USA
fYear
1996
fDate
11-13 June 1996
Firstpage
156
Lastpage
157
Abstract
A manufacturable shallow trench isolation (STI) technology using high density plasma (HDP) CVD oxide as trench filling material is reported for the first time, and compared to using sub-atmospheric CVD (SACVD) oxide as filling material. HDP filled STI has excellent immunity to double-hump, better gate oxide integrity and inverse narrow width effect, due to its lower deglaze rate and thus better corner protection compared to the SACVD case. The /spl Delta/Vt (between W=10 and 0.18 /spl mu/m) are 150 mV (NMOS). And 60 mV (PMOS) for the HDP case, and the transistor width reduction is /spl les/0.03 /spl mu/m for both cases. Trench wall passivation and a low sputtering component during deposition are necessary for HDP to achieve low diode edge leakage. 0.28 /spl mu/m intra-well isolation (or 0.46 /spl mu/m min. pitch), 0.6 /spl mu/m n/sup +/-to-p/sup +/ isolation, latch-up holding voltage of 2 V at 0.5 /spl mu/m n/sup +/-to-p/sup +/ spacing, together with outstanding CMOS transistor and inverter performance, have been achieved. These results are either comparable to or better than the best results reported to date. It is concluded that HDP trench filling oxide is a viable approach, while SACVD oxide is marginally acceptable, for the STI of 0.25/0.18 /spl mu/m CMOS.
Keywords
CMOS integrated circuits; integrated circuit technology; isolation technology; plasma CVD coatings; 0.18 micron; 0.25 micron; CMOS technology; corner protection; deglaze rate; diode edge leakage; double-hump immunity; filling material; gate oxide integrity; high density plasma CVD oxide; inverse narrow width effect; inverter; latch-up holding voltage; passivation; shallow trench isolation; sputtering; sub-atmospheric CVD oxide; threshold voltage; transistor; CMOS technology; Filling; Isolation technology; MOS devices; Manufacturing; Passivation; Plasma density; Plasma materials processing; Protection; Sputtering;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Technology, 1996. Digest of Technical Papers. 1996 Symposium on
Conference_Location
Honolulu, HI, USA
Print_ISBN
0-7803-3342-X
Type
conf
DOI
10.1109/VLSIT.1996.507831
Filename
507831
Link To Document