Title :
Impact of cell threshold voltage distribution in the array of flash memories on scaled and multilevel flash cell design
Author_Institution :
Microcomput. Eng. Dept., Toshiba Corp., Kawasaki, Japan
Abstract :
This paper, for the first time, describes the analytical expressions which explicitly relate single-cell characteristics to Flash array behaviour including statistical consideration. Since the bitline leakage current caused by over-erased cells and/or broad threshold voltage (Vt) distribution generates read/verify circuitry malfunctions and a degraded programming due to voltage drop, and charge-pump circuitry failure, this leakage are extensively analyzed to find the optimum operation biases, array Vt design, their allowed variations and bitline segmentation in the scaled multilevel cell generation.
Keywords :
EPROM; integrated memory circuits; bitline leakage current; bitline segmentation; charge-pump failure; circuitry malfunction; flash memory array; operation bias; over-erasure; programming; scaled multilevel cell design; single-cell characteristics; statistical analysis; threshold voltage distribution; Charge pumps; Circuits; Degradation; Failure analysis; Leakage current; Threshold voltage;
Conference_Titel :
VLSI Technology, 1996. Digest of Technical Papers. 1996 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-3342-X
DOI :
10.1109/VLSIT.1996.507864