DocumentCode :
2130138
Title :
Power aware design of superscalar architecture for high performance DSP operations
Author :
Ahmed, Rehan ; Sheikh, Faheem ; Masud, Shahid
Author_Institution :
Dept. of Comput. Sci. & Eng., Lahore Univ. of Manage. Sci., Lahore
fYear :
2008
fDate :
4-7 May 2008
Abstract :
In this paper a methodology for architectural level power optimization of a superscalar processor is proposed. The optimization is targeted at high performance real-time DSP operations. Sample rate conversion operation in software defined radios has been taken as an exemplar operation. Various superscalar configurations have been obtained through a systematic procedure. SimpleScalar architecture modeling tool has been used for simulation along with its power estimation extension - Wattch. Overall performance gain of more than 100 percent has been achieved while meeting all operating constraints.
Keywords :
digital signal processing chips; microprocessor chips; software radio; DSP; SimpleScalar architecture modeling tool; Wattch; power aware design; sample rate conversion; software defined radios; superscalar processor; Communication standards; Computational modeling; Computer architecture; Computer science; Design engineering; Digital signal processing; Energy consumption; Filters; Software radio; Wireless communication; Simplescalar; Wattch; digital signal processor; power optimization; superscalar architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2008. CCECE 2008. Canadian Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
0840-7789
Print_ISBN :
978-1-4244-1642-4
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2008.4564571
Filename :
4564571
Link To Document :
بازگشت