DocumentCode :
21309
Title :
Ultra Low Power Junctionless MOSFETs for Subthreshold Logic Applications
Author :
Parihar, Manoj Singh ; Ghosh, Debashis ; Kranti, Abhinav
Author_Institution :
Low Power Nanoelectronics Group, Electrical Engineering Discipline, Indian Institute of Technology (IIT) Indore, Indore, India
Volume :
60
Issue :
5
fYear :
2013
fDate :
May-13
Firstpage :
1540
Lastpage :
1546
Abstract :
In this paper, we report the potential of junctionless (JL) MOS transistors for ultra low power (ULP) subthreshold logic applications. It is demonstrated that double gate (DG) JL devices, which do not require source or drain extension region engineering, can perform significantly better than conventional inversion mode devices, and comparable with underlap DG MOSFETs for ULP applications. Sensitivity analysis shows that among all device parameters, JL devices exhibit least sensitivity to gate length in comparison with inversion mode and underlap MOSFETs. Results highlight the advantages and challenges of JL transistors for next-generation ULP CMOS logic devices.
Keywords :
Capacitance; Delays; Low power electronics; MOSFETs; Transistors; Capacitance; ON—OFF current ratio; double gate (DG) MOSFETs; intrinsic delay; junctionless (JL); ultra low power (ULP);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2253324
Filename :
6502223
Link To Document :
بازگشت