DocumentCode :
2132983
Title :
A tri-level parallel architecture for NAND flash storage system
Author :
Guojie Qin ; Min Xie ; Guoman Liu ; Long Jiao ; Boxiang Zhou
Author_Institution :
Sch. of Inf. & Electron., Beijing Instn. of Technol., Beijing, China
fYear :
2012
fDate :
16-18 Oct. 2012
Firstpage :
1336
Lastpage :
1340
Abstract :
Because of its lightweight, high density, and energy-efficient characteristics, NAND flash memory has been widely used as a storage medium for electronic devices in multiple areas, such as industrial electronics, biomedical image recorder and computers. However, due to its low IO performance and long operation latency, multiple techniques are applied to the NAND storage systems to overcome these drawbacks. In this paper, we present a tri-level parallel architecture to improve the bandwidth of the storage system by hiding the operation latency through controller level, chip level and die level interleaving. The evaluation results implemented on a prototype board show that the read and write throughput of the system based on the proposed architecture could be improved enormously by utilizing multiple level interleaving techniques, and the redundancy of the flash bus could be eliminated maximally.
Keywords :
field programmable gate arrays; flash memories; parallel architectures; FPGA; NAND flash storage system; chip level; controller level; die level interleaving; electronic devices storage medium; field programmable gate array; multiple level interleaving techniques; operation latency; storage system bandwidth; system read-and-write throughput; tri-level parallel architecture; NAND flash memory; biomedical image recorder; cluster-mapping scheme; tri-level parallel architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Biomedical Engineering and Informatics (BMEI), 2012 5th International Conference on
Conference_Location :
Chongqing
Print_ISBN :
978-1-4673-1183-0
Type :
conf
DOI :
10.1109/BMEI.2012.6512984
Filename :
6512984
Link To Document :
بازگشت