DocumentCode :
2133650
Title :
Architecture of a programmable FIR filter co-processor
Author :
Gay-Bellile, O. ; Dujardin, E.
Author_Institution :
Lab. d´´Electron. Philips SAS, Limeil-Brevannes, France
Volume :
5
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
433
Abstract :
This paper presents a new generic architecture to build co-processors dedicated for FIR filtering algorithms, which can implement a set of different filter like symmetric and adaptive filters with or without decimation. Moreover, it manages various types of data (real or complex) and different data accuracies (8 or 16 bits) owing to a specific operative bloc architecture. For instance, a 60.000 equivalent gates co-processor is described that copes with a 512-tap symmetric filter in 8-bit accuracy with a working frequency of 100 MHz (the computation power is 4.8 Gops). So, it could be used as a powerful co-processor for new generation DSPs such as Philips TriMedia and Texas Instruments TMS320C6201 whenever filtering functions are required as in digital communications
Keywords :
FIR filters; adaptive filters; coprocessors; digital filters; digital signal processing chips; programmable filters; 100 MHz; 8 bit; adaptive filters; computation power; data accuracies; digital communications; filtering algorithms; new generation DSPs; operative bloc architecture; programmable FIR filter co-processor; symmetric filters; Adaptive filters; Computer architecture; Coprocessors; Digital filters; Digital signal processing; Filtering algorithms; Finite impulse response filter; Frequency; Instruments; Power generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.694525
Filename :
694525
Link To Document :
بازگشت