DocumentCode :
2134839
Title :
A scalable architecture for variable block size motion estimation on Field-Programmable Gate Arrays
Author :
Moorthy, Theepan ; Ye, Andy
Author_Institution :
Dept. of Electr. & Comput. Eng., Ryerson Univ., Toronto, ON
fYear :
2008
fDate :
4-7 May 2008
Abstract :
The flexibility of field-programmable gate arrays (FPGAs) encourages design reuse and can greatly enhance the upgradability of digital systems. This flexibility is particularly useful in the design of highly flexible video encoding systems that can accommodate a multitude of existing standards as well as the rapid emergence of new standards. In this paper, we investigate the use of FPGAs in the design of a highly scalable variable block size motion estimation (VBSME) architecture for the H.264/AVC video encoding standard. The scalability of the architecture allows one to incorporate the system into low cost single FPGA solutions for low resolution encoding applications as well as into high performance multi-FPGA solutions targeting high-resolution video encoding applications. To overcome the performance gap between FPGAs and application specific integrated circuits (ASICs), our algorithm intelligently increases its parallelism as the design scales while minimizing the use of memory bandwidth. The core computing unit of the architecture is implemented on FPGAs and its performance is reported in this paper. It is shown that the computing unit is able to achieve real-time 40 fps performance for 640times480 resolution VGA video while incurring only 4% device utilization on a Xilinx XC5VLX330 (Virtex-5) FPGA. With 8 computing units (at 36% device utilization), the architecture is able to achieve real-time 45 fps performance for encoding full 1920times1088 progressive HDTV video.
Keywords :
application specific integrated circuits; digital signal processing chips; field programmable gate arrays; image resolution; motion estimation; video coding; FPGA; H.264/AVC video encoding; application specific integrated circuits; core computing unit; field-programmable gate arrays; low resolution encoding applications; multiFPGA solutions; variable block size motion estimation; Application specific integrated circuits; Automatic voltage control; Computer architecture; Costs; Digital systems; Encoding; Field programmable gate arrays; Motion estimation; Parallel processing; Scalability; Field-Programmable Gate Arrays; H.264/AVC; Variable Block Size Motion Estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2008. CCECE 2008. Canadian Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
0840-7789
Print_ISBN :
978-1-4244-1642-4
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2008.4564750
Filename :
4564750
Link To Document :
بازگشت