DocumentCode :
2135333
Title :
An Ant Colony Optimization approach for test pattern generation
Author :
Farah, Rana ; Harmanani, Haidar M.
Author_Institution :
Dept. of Comput. Sci. & Math., Lebanese American Univ., Byblos
fYear :
2008
fDate :
4-7 May 2008
Abstract :
Test pattern generation is a challenging problem that has an exponential complexity that is aggravated with the continuous increase in circuits size. This paper deals with automatic test pattern generation (ATPG) for combinational circuits, and proposes a new approach based on ant colony optimization (ACO). The paper studies the opportunities offered by ACO in comparison with other simulated-based ATPGs. The method is implemented and is shown to efficiently generate a set of test vectors that achieve a high fault coverage in a short time. Several benchmark circuits are attempted, and favorable results comparisons are reported.
Keywords :
automatic test pattern generation; combinational circuits; optimisation; ant colony optimization; automatic test pattern generation; combinational circuit; exponential complexity; Ant colony optimization; Automatic test pattern generation; Circuit faults; Circuit simulation; Circuit testing; Computer science; Genetics; Logic circuits; Mathematics; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2008. CCECE 2008. Canadian Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
0840-7789
Print_ISBN :
978-1-4244-1642-4
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2008.4564771
Filename :
4564771
Link To Document :
بازگشت