DocumentCode :
2137727
Title :
Survey of branch prediction schemes for pipelined processors
Author :
Thangarajan, Karthik ; Mahmoud, Wagdy ; Ososanya, Esther ; Balaji, Pic
Author_Institution :
Dept. of Electr. & Comput. Eng., Tennessee Technol. Univ., Cookeville, TN, USA
fYear :
2002
fDate :
2002
Firstpage :
324
Lastpage :
328
Abstract :
Branch prediction schemes have become an integral part of today´s pipelined processors. They are one of the key issues in enhancing the performance of pipelined processors. Pipeline stalls due to conditional branches are one of the most significant impediments to realizing the performance potential of deeply pipelined and superscalar processors. Many schemes for branch prediction, that can effectively and accurately predict the outcome of branch instructions have been proposed. In this paper, a survey of several branch prediction schemes for pipelined processors i.e., simple pipelined, deeply pipelined, and superscalar processors are presented. The pros and cons of each scheme are also discussed.
Keywords :
parallel architectures; pipeline processing; branch instruction outcome prediction; branch prediction schemes; deeply pipelined processors; pipeline stalls; pipelined processors; simple pipelined processors; speculative execution; superscalar processors; Accuracy; Clocks; Costs; Counting circuits; Degradation; Hazards; History; Impedance; Pipeline processing; Process control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Theory, 2002. Proceedings of the Thirty-Fourth Southeastern Symposium on
ISSN :
0094-2898
Print_ISBN :
0-7803-7339-1
Type :
conf
DOI :
10.1109/SSST.2002.1027060
Filename :
1027060
Link To Document :
بازگشت