Title :
FPGA PLB evaluation using quantified Boolean satisfiability
Author :
Ling, Andrew C. ; Singh, Deshanand P. ; Brown, Stephen D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
Abstract :
This paper describes a novel field programmable gate array (FPGA) logic synthesis technique which determines if a logic function can be implemented in a given programmable circuit and describes how this problem can be formalized and solved using quantified Boolean satisfiability. This technique is general enough to be applied to any type of logic function and programmable circuit; thus, it has many applications to FPGAs. The application demonstrated in this paper is FPGA PLB evaluation where their results show that this tool allows radical new features of FPGA logic blocks to be evaluated in a rigorous scientific way.
Keywords :
Boolean algebra; field programmable gate arrays; logic design; FPGA PLB evaluation; field programmable gate array; logic synthesis technique; programmable circuits; quantified Boolean satisfiability; Cost function; Field programmable gate arrays; Logic circuits; Logic functions; Logic gates; Programmable circuits; Programmable logic arrays; Programmable logic devices; Random access memory; Table lookup;
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
DOI :
10.1109/FPL.2005.1515693