Title :
Automatic creation of domain-specific reconfigurable CPLDs for SOC
Author :
Holland, Mark ; Hauck, Scott
Author_Institution :
Dept. of Electr. Eng., Washington Univ., Seattle, WA, USA
Abstract :
Many system-on-a-chip devices would benefit from the inclusion of reprogrammable logic on the silicon die, as it can add general computing ability, provide run-time reconfigurability, or even be used for post-fabrication modifications. Also, by catering the logic to the SoC domain, additional area and delay gains can be achieved over current, more general reconfigurable fabrics. This paper presents tools that automate the creation of domain-specific CPLDs for SoC, including an architecture generator for finding appropriate architectures and a layout generator for creating efficient layouts. By tailoring CPLDs to the domains that they are supporting, we provide results that beat representative fixed architectures by 5.6× to 11.9× on average in terms of area-delay product.
Keywords :
circuit layout CAD; programmable logic devices; reconfigurable architectures; system-on-chip; SOC; architecture generator; area gain; delay gain; domain-specific CPLD; layout generator; post-fabrication modification; reconfigurable CPLD; reprogrammable logic; run-time reconfigurability; silicon die; system-on-a-chip device; Circuits; Delay; Fabrics; Hardware; Logic devices; Process design; Programmable control; Programmable logic arrays; Reconfigurable logic; System-on-a-chip;
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
DOI :
10.1109/FPL.2005.1515705