DocumentCode :
2138475
Title :
Novel FPGA-based implementation of median and weighted median filters for image processing
Author :
Fahmy, Suhaib A. ; Cheung, Peter Y K ; Luk, Wayne
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, UK
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
142
Lastpage :
147
Abstract :
An efficient hardware implementation of a median filter is presented. Input samples are used to construct a cumulative histogram, which is then used to find the median. The resource usage of the design is independent of window size, but rather, dependent on the number of bits in each input sample. This offers a realisable way of efficiently implementing large-windowed median filtering, as required by transforms such as the Trace Transform. The method is then extended to weighted median filtering. The designs are synthesised for a Xilinx Virtex II FPGA and the performance and area compared to another implementation for different sized windows. Intentional use of the heterogeneous resources on the FPGA in the design allows for a reduction in slice usage and high throughput.
Keywords :
field programmable gate arrays; image processing; median filters; Trace Transform; Xilinx Virtex II FPGA; cumulative histogram; efficient hardware implementation; heterogeneous resources; image processing; large-windowed median filtering; median filter; weighted median filtering; Educational institutions; Field programmable gate arrays; Filtering; Hardware; Histograms; Image processing; Image recognition; Nonlinear filters; Sorting; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515713
Filename :
1515713
Link To Document :
بازگشت