DocumentCode :
2138697
Title :
Energy efficient NoC for best effort communication
Author :
Wolkotte, Pascal T. ; Smit, Gerard J M ; Becker, Jens E.
Author_Institution :
Dept. of EEMCS, Twente Univ., Enschede, Netherlands
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
197
Lastpage :
202
Abstract :
A Network-on-Chip (NoC) is an energy-efficient on-chip communication architecture for Multi-Processor System-on-Chip (MPSoC) architectures. In an earlier paper we proposed a energy-efficient reconfigurable circuit-switched NoC to reduce the energy consumption compared to a packet-switched NoC. In this paper we investigate a chordal slotted ring and a bus architecture that can be used to handle the best-effort traffic in the system and configure the circuit-switched network. Both architectures are compared on their latency behavior and power consumption. At the same clock frequency, the chordal ring has the major benefit of a lower latency and higher throughput. But the bus has a lower overall power consumption at the same frequency. However, if we tune the frequency of the network to meet the throughput requirements of control network, we see that the ring consumes less energy per transported hit.
Keywords :
computer architecture; multiprocessor interconnection networks; network topology; network-on-chip; switched networks; best effort communication; chordal slotted ring; circuit-switched network; clock frequency; communication architecture; control network; energy consumption; latency behavior; multi-processor system-on-chip; network-on-chip; power consumption; Circuits; Clocks; Delay; Energy consumption; Energy efficiency; Frequency; Network-on-a-chip; System-on-a-chip; Telecommunication traffic; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515722
Filename :
1515722
Link To Document :
بازگشت