DocumentCode :
2138840
Title :
Configurable hardware/software architecture for data acquisition implementation on FPGA
Author :
Bautista-Palacios, Marc ; Baldez, Luis ; Sempere-Agulló, Jordi ; Cardells-Tormo, Francisco ; Molinet, Pep-Lluis ; Herms-Berenguer, Atila
Author_Institution :
R&D Technol. Lab, Digital ASICs Hewlett Packard Co., Barcelona, Spain
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
241
Lastpage :
246
Abstract :
This paper deals with the FPGA-implementation of a configurable hardware/software (HW/SW) architecture for data acquisition (DAQ) systems. The novelty of this paper is to present a HW/SW architecture which can manage most of possible applications in DAQ systems in a very flexible way meeting the performance targets. This architecture can be dynamically reconfigured and therefore adapted depending on the performance of the I/O devices. We implemented and tested our system with three representative applications for large format printers. These three applications differ in terms of sampling frequency, amount of memory and synchronization complexity. The proposed system can also be integrated in an ASIC implementation.
Keywords :
data acquisition; field programmable gate arrays; hardware-software codesign; memory architecture; printers; synchronisation; configurable hardware/software architecture; data acquisition systems; field programmable gate arrays; large format printers; memory; sampling frequency; synchronization; Application software; Computer architecture; Data acquisition; Field programmable gate arrays; Frequency; Hardware; Printers; Sampling methods; Software architecture; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515729
Filename :
1515729
Link To Document :
بازگشت