DocumentCode :
2139820
Title :
High performance stereo computation architecture
Author :
Díaz, Javier ; Ros, Eduardo ; Mota, Sonia ; Ortigosa, Eva M. ; Pino, Begoña Del
Author_Institution :
Dept. of Comput. Archit. & Technol., Granada Univ., Spain
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
463
Lastpage :
468
Abstract :
A simple and fast technique for depth estimation, based on phase measurement has been adopted for the implementation of a real-time stereo system with subpixel resolution on a FPGA device. The technique avoids the attendant problem of phase warping. The designed system takes full advantage of the inherent processing parallelism of FPGA devices to achieve a computation speed of 65 Megapixels per second that can be arranged with a customized frame grabber module to process 52 frames per second of 1280 × 960 pixel resolution. The achieved processing speed is higher than existing approaches. This allows the system to extract real-time disparity values for very high resolution images or use several cameras to improve the system accuracy.
Keywords :
computer architecture; computer vision; field programmable gate arrays; stereo image processing; FPGA device; customized frame grabber module; depth estimation; phase measurement; phase warping; processing parallelism; real-time stereo system; stereo computation architecture; subpixel resolution; very high resolution images; Cameras; Computer architecture; Concurrent computing; Field programmable gate arrays; High performance computing; Image resolution; Parallel processing; Phase estimation; Phase measurement; Real time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515765
Filename :
1515765
Link To Document :
بازگشت