DocumentCode
2140672
Title
Mapping an H.264/AVC decoder onto the ADRES reconfigurable architecture
Author
Mei, Bingfeng ; Veredas, Francisco-Javier ; Masschelein, Bart
Author_Institution
IMEC, Leuven, Belgium
fYear
2005
fDate
24-26 Aug. 2005
Firstpage
622
Lastpage
625
Abstract
H.264/AVC video coding standard promises improved coding efficiency compared with other standards such as MPEG-2. However, its computational complexity is also increased significantly. Efficiently mapping H.264/AVC decoder onto a flexible platform presents a big challenge to existing architectures and design methodology. This paper describes the process and results of mapping H.264/AVC decoder onto the ADRES architecture (Mei et al., 2003), which is a flexible coarse-grained reconfigurable architecture template that tightly couples a VLIW processor and a coarse-grained array.
Keywords
decoding; reconfigurable architectures; video coding; ADRES reconfigurable architecture; H.264/AVC decoder; VLIW processor; coarse grained array; video coding standard; Automatic voltage control; Computational complexity; Computer architecture; Decoding; Digital video broadcasting; Entropy; Filters; Reconfigurable architectures; VLIW; Video coding;
fLanguage
English
Publisher
ieee
Conference_Titel
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN
0-7803-9362-7
Type
conf
DOI
10.1109/FPL.2005.1515799
Filename
1515799
Link To Document