DocumentCode :
2141071
Title :
High density tantalum pentoxide decoupling capacitors
Author :
Schaper, Leonard W. ; Thomason, Chris
Author_Institution :
Arkansas Univ., Fayetteville, AR
fYear :
0
fDate :
0-0 0
Abstract :
High-performance ICs require extremely low impedance power distribution. The low voltage, high current requirements of these devices must be provided by decoupling capacitors very close to the IC. Currently this decoupling is provided by discrete surface mount capacitors with relatively high parasitic inductance, requiring many devices in parallel to provide low impedance at high frequencies. Thin film, large area Ta2O5 dielectric capacitors exhibit very low parasitic inductance, but have been limited in capacitance density to -100 nF/cm2 for single layer devices. Multilayer thin film capacitors can substantially increase the available capacitance. These multilayer thin film capacitors can be fabricated in a variety of ways, allowing them to be embedded between FR-4 layers, under ICs, or even embedded in IC packages. Last year at ECTC we described the initial results of two-layer capacitors fabricated on silicon. These devices had two dielectric layers and three copper plates. Now we have extended the technology to three dielectric layers, and have fabricated devices with dielectrics as thin as 1000 Aring, to yield a capacitance density of .6 muF/cm2. Capacitors are fabricated on silicon wafers by sputtering a metal plate topped with tantalum, and then wet anodizing the tantalum layer. The process is repeated to create a multilayer stack; then the stack is patterned from top to bottom by successive lithographic and etching steps. The paper describes the process in detail. Detailed electrical properties for the resulting devices, such as capacitance density, leakage current, breakdown voltage, and impedance will be presented. Using the three-layer process, we have fabricated devices for inclusion in a 3-D electronic assembly for a DARPA program, and these devices are described. Screening and test methods to ensure device reliability are discussed
Keywords :
ceramic capacitors; electric breakdown; integrated circuit packaging; leakage currents; reliability; sputter etching; tantalum compounds; thin film capacitors; 10 Aring; 3D electronic assembly; DARPA program; ECTC; Ta2O5; breakdown voltage; capacitance density; decoupling capacitors; dielectric capacitors; discrete surface mount capacitors; high density tantalum pentoxide; high-performance integrated circuit; integrated circuit packages; leakage current; multilayer stack; multilayer thin film capacitors; reliability; silicon wafers; sputtering; tantalum layer; Capacitors; Dielectric devices; Dielectric thin films; Inductance; Low voltage; Nonhomogeneous media; Parasitic capacitance; Power distribution; Silicon; Surface impedance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2006. Proceedings. 56th
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
1-4244-0152-6
Type :
conf
DOI :
10.1109/ECTC.2006.1645695
Filename :
1645695
Link To Document :
بازگشت