DocumentCode :
2141359
Title :
Efficient execution on reconfigurable devices using concepts of pipelining
Author :
Dittmann, Florian
Author_Institution :
Heinz Nixdorf Inst., Paderborn Univ., Germany
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
717
Lastpage :
718
Abstract :
The efficiency of algorithms on reconfigurable devices can be increased significantly using concepts of pipelining. However, pipelining must not necessarily be limited to introduce temporal parallelism to the execution paths on the reconfigurable device. It also can help to hide the often long reconfiguration time in the case of dynamic run time reconfiguration, i.e., during processing in one area, another one can be reconfigured. This work formulates the stages on run time reconfigurable systems and shows how to derive optimal partitioning of reconfiguration area with respect to the characteristics of the algorithms to be mapped and the characteristics of the execution platform. The goal of the thesis is to develop a comprehensive model for efficient execution of algorithms on run time reconfigurable systems referring to pipeline based run time reconfiguration.
Keywords :
logic partitioning; pipeline processing; reconfigurable architectures; dynamic run time reconfiguration; execution platform; optimal partitioning; pipelining; reconfigurable device; reconfiguration area; reconfiguration time; run time reconfigurable system; Delay; Displays; Field programmable gate arrays; Flow graphs; Hardware; Parallel processing; Partitioning algorithms; Pipeline processing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515823
Filename :
1515823
Link To Document :
بازگشت