DocumentCode :
2142002
Title :
Scalable fault localization for SystemC TLM designs
Author :
Le, Hoang M. ; Grosse, Daniel ; Drechsler, Rolf
Author_Institution :
Institute of Computer Science, University of Bremen, 28359, Germany
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
35
Lastpage :
38
Abstract :
SystemC and Transaction Level Modeling (TLM) have become the de-facto standard for Electronic System Level (ESL) design. For the costly task of verification at ESL, simulation is the most widely used and scalable approach. Besides the Design Under Test (DUT), the TLM verification environment typically consists of stimuli generators and checkers where the latter are responsible for detecting errors. However, in case of an error, the subsequent debugging process is still very timeconsuming.
Keywords :
Fault location; Instruments; Payloads; Software; Standards; Time-domain analysis; Time-varying systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.022
Filename :
6513468
Link To Document :
بازگشت