DocumentCode :
2142568
Title :
Impact of ESD generator parameters on failure level in fast CMOS system
Author :
Wang, Kai ; Pommerenke ; Chundru, Ramachandran ; Huang, Jiusheng ; Xiao, Kai ; Ilavarasan, Ponniah ; Schaffer, Mike
Author_Institution :
EMC Lab., Missouri Univ., Rolla, MO, USA
Volume :
1
fYear :
2003
fDate :
18-22 Aug. 2003
Firstpage :
52
Abstract :
Electrostatic discharge (ESD) generators are used for testing the robustness of electronics towards ESD. Most generators are built in accordance with the IEC 61000-4-2 specifications. It is shown that the voltage induced in a small loop correlates with the failure level observed in an ESD failure test on the systems comprising fast CMOS devices, while rise time and current derivative of the discharge current did not correlate well. The electric parameters are compared for typical and modified ESD generators and the effect on the failure level of fast CMOS electronics is investigated. The consequences of aligning an ESD standard with the suggestions of this paper are discussed with respect to reproducibility and test severity.
Keywords :
CMOS integrated circuits; CMOS logic circuits; electrostatic devices; electrostatic discharge; failure analysis; integrated circuit testing; CMOS system; ESD failure test; ESD generator; IEC 61000-4-2 specifications; current derivative; discharge current; electrostatic discharge; failure level; induced loop voltage; rise time; Antenna measurements; Current measurement; Electronic equipment testing; Electrostatic discharge; Frequency response; Nondestructive testing; Reproducibility of results; Robustness; System testing; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility, 2003 IEEE International Symposium on
Print_ISBN :
0-7803-7835-0
Type :
conf
DOI :
10.1109/ISEMC.2003.1236563
Filename :
1236563
Link To Document :
بازگشت