DocumentCode :
2142984
Title :
Variability resilient low-power 7T-SRAM design for nano-scaled technologies
Author :
Azam, Touqeer ; Cheng, Binjie ; Cumming, David R S
Author_Institution :
Univ. of Glasgow, Glasgow, UK
fYear :
2010
fDate :
22-24 March 2010
Firstpage :
9
Lastpage :
14
Abstract :
High variability in nano-scaled technologies can easily disturb the stability of a carefully designed standard 6T-SRAM cell, causing access failures during a read/write operation. We propose a 7T-SRAM cell to increase the read/write stability under large variations. The proposed design uses a low overhead read/write assist circuitry to increase the noise immunity. Use of an additional transistor and a floating ground allows read disturb free operation. While the write assist circuitry provides a floating ground during a write operation that weakens cell storage by turning off the supply voltage to ground path of the cross-coupled inverter pair. This allows a high speed/low power write operation. Monte Carlo simulations indicate a 200% increase in the read stability and a boost of 124% in write stability compared to a conventional 6T-SRAM design, when subjected to random dopant fluctuations, line edge roughness, and poly-granularity variations. HSPICE simulations of a 45nm 64×32 bit SRAM array designed using standard 6T and proposed 7T SRAM cells indicate a 31% improvement in write speed/write power, read power decreases by 60%, and a 44% reduction in the total average power consumption is achieved with the proposed design.
Keywords :
Monte Carlo methods; SPICE; SRAM chips; circuit stability; floating point arithmetic; integrated circuit design; logic design; low-power electronics; nanoelectronics; 7T-SRAM cell; HSPICE simulation; Monte Carlo simulation; SRAM array; cell storage; floating ground; low overhead read-write assist circuitry; nano-scaled technology; noise immunity; power consumption; read disturb free operation; read-write stability; supply voltage; transistor; variability resilient low-power 7T-SRAM design; write operation; Circuit noise; Circuit stability; Degradation; Energy consumption; Fluctuations; Information retrieval; Inverters; Random access memory; Threshold voltage; Turning; SNM; SRAM; Variability; power; speed; stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Type :
conf
DOI :
10.1109/ISQED.2010.5450414
Filename :
5450414
Link To Document :
بازگشت