DocumentCode :
2143527
Title :
Is built-in logic redundancy ready for prime time?
Author :
Allsup, Chris
Author_Institution :
Synopsys, Inc., Mountain View, CA, USA
fYear :
2010
fDate :
22-24 March 2010
Firstpage :
299
Lastpage :
306
Abstract :
With each new process generation, it becomes ever more challenging to maintain high yields of integrated circuits. Progressively lower yields potentially undermine the profits of semiconductor companies across all industry segments. Embedding redundant logic into designs can improve product yields, but is this economically viable for most systems-on-chip? This paper attempts to answer this fundamental question. After describing an example architecture for built-in logic redundancy (BILR), we examine precisely how the BILR design and test parameters affect the area overhead, test execution time and yield of the redundant system. After conveying the cost model, we present analysis results showing that redundancy could be cost-effective, depending on a number of cost infrastructure variables that include the parameters of the BILR system itself.
Keywords :
integrated circuit testing; integrated circuit yield; logic circuits; built-in logic redundancy; integrated circuit yield; Costs; Integrated circuit yield; Logic design; Logic testing; Manufacturing; Packaging; Process design; Product design; Signal design; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Type :
conf
DOI :
10.1109/ISQED.2010.5450435
Filename :
5450435
Link To Document :
بازگشت