DocumentCode :
2143792
Title :
Ultra thin hermetic wafer level, chip scale package
Author :
Shiv, L. ; Heschel, M. ; Korth, H. ; Weichel, S. ; Hauffe, R. ; Kilian, A. ; Semak, B. ; Houlberg, M. ; Egginton, P. ; Hase, A. ; Kuhmann, J.
Author_Institution :
Hymite A/S, Lyngby
fYear :
0
fDate :
0-0 0
Abstract :
This paper presents a novel technology for hermetic wafer-level chip size packaging (WLCSP). The ultra thin surface mountable (SMT) package has a small footprint and addresses MEMS and IC applications in the emerging market for handheld devices. Our approach combines through-wafer interconnects (mu-vias), wafer-to-wafer bonding, subsequent thinning and solder bumping to obtain a small form factor package. The latter adds as little as 100 mum to the final device, resulting in a total thickness of 0.5mm or less. The short interconnects enable true chip-size packages as small as 700times700 mum for direct surface mount attach. In the paper we present the packaging concept, detailed description of the process and characterization of the electrical properties and sealing
Keywords :
chip scale packaging; hermetic seals; micromechanical devices; soldering; surface mount technology; wafer bonding; 0.5 mm; 100 micron; 700 micron; MEMS; handheld devices; solder bumping; surface mountable technology; wafer thinning; wafer-level chip size packaging; wafer-to-wafer bonding; Application specific integrated circuits; Chip scale packaging; Costs; Handheld computers; Integrated circuit packaging; Micromechanical devices; Silicon; Surface-mount technology; Wafer bonding; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2006. Proceedings. 56th
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
1-4244-0152-6
Type :
conf
DOI :
10.1109/ECTC.2006.1645794
Filename :
1645794
Link To Document :
بازگشت