DocumentCode :
2143995
Title :
Modeling the gate current 1/f noise and its application to advanced CMOS devices
Author :
Crupi, F. ; Magnone, P. ; Iannaccone, Giuseppe ; Giusi, G. ; Pace, C. ; Simoen, E. ; Claeys, C.
Author_Institution :
DEIS, Univ. of Calabria, Rende, Italy
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
420
Lastpage :
423
Abstract :
In this work we propose an analytical model for the gate current 1/f noise in CMOS devices. The model is based on a simple idea: one electron trapped in the dielectric switches-off the tunneling through the oxide over an effective blocking area. The model allows evaluating the effective trap density inside the gate dielectric as a function of energy from measurements of the gate current 1/f noise versus gate voltage. Experimental data on advanced CMOS devices confirm the validity and the usefulness of the proposed model.
Keywords :
CMOS integrated circuits; electron traps; advanced CMOS devices; dielectric switches-off; effective blocking area; electron trap; gate current 1/f noise; gate voltage; tunneling; Analytical models; Current measurement; Density measurement; Dielectric measurements; Electron traps; Energy measurement; Noise measurement; Semiconductor device modeling; Tunneling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734564
Filename :
4734564
Link To Document :
بازگشت