DocumentCode :
2144510
Title :
A High Speed VLSI Architecture of Full Search Variable Block Size Motion Estimator for Multiple Reference Frames
Author :
Nam, Bum-Joon ; Min, Kyeong-Yuk ; Chong, Jong-Wha
Author_Institution :
Hanyang Univ., Seoul
Volume :
1
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
119
Lastpage :
123
Abstract :
In this paper, we propose a novel high speed VLSI architecture of full search-variable block size motion estimator (VBSME) supporting multiple reference frames. In the proposed architecture, four current macrobocks are concurrently compared with a single search window (SW) of the reference frame to find the best matched block.By reusing the SW of the reference frame and scheduling the architecture in pipeline, the proposed architecture can reduce the memory bandwidth and the execution time. Then, 71.73% of local memory size and 69.34% of system memory bandwidth were saved compared with non pipelined-MRFME (NP-MRFME). Under a operating frequency of 162.43 MHz, the architecture can support the real-time processing of 1280times720 picture size at 30 fps. The architecture has been prototyped in Verilog HDL and synthesized by Synopsys Design Compiler with Samsung 0.1 Sum standard cell library.
Keywords :
VLSI; hardware description languages; motion estimation; storage management; Samsung; Synopsys Design Compiler; full search variable block size motion estimator; high speed VLSI architecture; memory bandwidth; multiple reference frames; pipelined-MRFME; search window; standard cell library; Automatic voltage control; Bandwidth; Computer architecture; Hardware design languages; Motion estimation; Pipelines; Transform coding; Very large scale integration; Video coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing, 2008. CISP '08. Congress on
Conference_Location :
Sanya, Hainan
Print_ISBN :
978-0-7695-3119-9
Type :
conf
DOI :
10.1109/CISP.2008.771
Filename :
4566130
Link To Document :
بازگشت