DocumentCode :
2144609
Title :
An efficient and flexible hardware support for accelerating synchronization operations on the STHORM many-core architecture
Author :
Thabet, Farhat ; Lhuillier, Yves ; Andriamisaina, Caaliph ; Philippe, Jean-Marc ; David, Raphael
Author_Institution :
CEA LIST, Embedded Computing Lab, 91191 Gif sur Yvette, France
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
531
Lastpage :
534
Abstract :
The current trend in embedded computing consists in increasing the number of processing resources on a chip. Following this paradigm, the STMicroelectronics/CEA Platform 2012 (P2012) project designed an area- and power-efficient many-core accelerator as an answer to the needs of computing power of next-generation data-intensive embedded applications. Synchronization handling on this architecture was critical since speed-ups of parallel implementations of embedded applications strongly depend on the ability to exploit the largest possible number of cores while limiting task management overhead. This paper presents the HardWare Synchronizer (HWS), a flexible hardware accelerator for synchronization operations in the P2012 architecture. Experiments on a multi-core test chip showed that the HWS has less than 1% area overhead while reducing synchronization latencies (up to 2.8 times) and contentions.
Keywords :
Acceleration; Computer architecture; Hardware; Power demand; Registers; Software; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.119
Filename :
6513565
Link To Document :
بازگشت