DocumentCode :
2144784
Title :
Analysis of power supply induced jitter in actively de-skewed multi-core systems
Author :
Chan, Derek ; Guthaus, Matthew R.
Author_Institution :
Dept. of CE, Univ. of California, Santa Cruz, CA, USA
fYear :
2010
fDate :
22-24 March 2010
Firstpage :
785
Lastpage :
790
Abstract :
This paper studies multi-core clock distribution using active deskewing methods. We propose an efficient methodology that uses Verilog-A to model PLLs, clock trees and power supply variation in multi-core designs. Using the methodology, we compare four different de-skewing topologies (region-based, linear, ring, and a tree) for nominal performance and robustness to power supply variation. We conclude that under nominal conditions, the ring and line topologies are better with a large number of cores, but, when power supply is considered, the region topology is best.
Keywords :
clocks; hardware description languages; network topology; phase locked loops; power supply circuits; PLL; Verilog-A; actively deskewed multicore systems; clock trees; power supply; power supply induced jitter; Clocks; Delay; Hardware design languages; Jitter; Phase locked loops; Power supplies; Power system modeling; Robustness; Temperature; Topology; Multi-core; clock distribution; de-skewing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Type :
conf
DOI :
10.1109/ISQED.2010.5450490
Filename :
5450490
Link To Document :
بازگشت