DocumentCode :
2145149
Title :
Carbon nanotube circuits: Opportunities and challenges
Author :
Wei, Hai ; Shulaker, Max ; Hills, Gage ; Chen, Hong-Yu ; Lee, Chi-Shuen ; Liyanage, Luckshitha ; Zhang, Jie ; Wong, H.-S.Philip ; Mitra, Subhasish
Author_Institution :
Department of Electrical Engineering, Stanford University, CA, USA
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
619
Lastpage :
624
Abstract :
Carbon Nanotube Field-Effect Transistors (CNFETs) are excellent candidates for building highly energy-efficient digital systems. However, imperfections inherent in carbon nanotubes (CNTs) pose significant hurdles to realizing practical CNFET circuits. In order to achieve CNFET VLSI systems in the presence of these inherent imperfections, careful orchestration of design and processing is required: from device processing and circuit integration, all the way to large-scale system design and optimization. In this paper, we summarize the key ideas that enabled the first experimental demonstration of CNFET arithmetic and storage elements. We also present an overview of a probabilistic framework to analyze the impact of various CNFET circuit design techniques and CNT processing options on system-level energy and delay metrics. We demonstrate how this framework can be used to improve the energy-delay-product (EDP) of CNFET-based digital systems.
Keywords :
CNTFETs; Carbon nanotubes; Circuit synthesis; Delays; Logic gates; Silicon; Substrates; CNFET; CNT; Carbon Nanotube; Imperfection; Modeling; Nanotechnology; Three-Dimensional Circuits; Variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.136
Filename :
6513582
Link To Document :
بازگشت