DocumentCode :
2145313
Title :
Multi-corner, energy-delay optimized, NBTI-aware flip-flop design
Author :
Abrishami, Hamed ; Hatami, Safar ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2010
fDate :
22-24 March 2010
Firstpage :
652
Lastpage :
659
Abstract :
With the CMOS transistors being scaled to sub 45 nm and lower, Negative Bias Temperature Instability (NBTI) has become a major concern due to its impact on PMOS transistor aging process and the corresponding reduction in the long-term reliability of CMOS circuits. This paper investigates the effect of NBTI phenomenon on the setup and hold times of flip-flops. First, it is shown that NBTI tightens the setup and hold timing constraints imposed on the flip-flops in the design. Second, an efficient algorithm is introduced for characterizing the codependent setup and hold time (CSHT) contours. Third, we introduce a multi- corner optimization problem to minimize the energy-delay product of the flip-flops. The optimization relies on mathematical programming to find the best transistor sizes. Finally, we apply our proposed optimization formulation on True Single-Phase Clock (TSPC) flip-flops and show the simulation results.
Keywords :
CMOS logic circuits; circuit optimisation; flip-flops; logic design; mathematical programming; CMOS circuit reliability; CMOS transistor; CSHT contour; NBTI-aware flip-flop design; PMOS transistor aging process; TSPC flip-flop; codependent setup-and-hold time; energy-delay optimized flip-flop design; energy-delay product; mathematical programming; multicorner optimization problem; multicorner optimized flip-flop design; negative bias temperature instability; true single-phase clock flip-flop; Aging; CMOS process; Circuits; Design optimization; Flip-flops; MOSFETs; Negative bias temperature instability; Niobium compounds; Timing; Titanium compounds; NBTI; Static timing analysis; circuit reliability; device aging; mathematical programming; multi-corner optimization; polynomial modeling; setup and hold times;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Type :
conf
DOI :
10.1109/ISQED.2010.5450509
Filename :
5450509
Link To Document :
بازگشت