DocumentCode :
2145481
Title :
Fabrication and characteristics of Germanium-On-Insulator substrates
Author :
Jin, Hai-Yan ; Liu, Eric Z. ; Cheung, Nathan W.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Berkeley, CA, USA
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
662
Lastpage :
668
Abstract :
The fabrication of Germanium-On-Insulator (GeOI) by wafer bonding and ion-cut approach was investigated. With cyclic HF/DIW cleaning and N2 plasma surface activation, large-area layer transfer of GeOI substrates was realized by ion-cut processes with bulk Ge wafer as the donor wafer. The GeOI substrates are thermally stable up to 550°C annealing and surface roughness can be smoothed down to 0.3 nm RMS by Chemical Mechanical Planarization (CMP). After surface polishing, Epi-Ge on Si wafer can also be used as the donor wafer to realize layer transfer. Four-probe configuration Pseudo-MOSFET was employed to characterize the electrical properties of the transferred Ge and the Ge/SiO2 bonding interface. At Ge/SiO2 interface, GeOI substrates show both accumulation and inversion conduction modes. High-temperature forming gas annealing in the vicinity of 500°C¿600°C has shown the best carrier mobilities, with the interface trap density and interface fixed charge density as low as 1010/cm2. The extracted bulk hole mobility of the annealed GeOI is near 500 cm2/V-s, which is higher than that of silicon (300 cm2/V-s) at the same doping concentration level.
Keywords :
MOSFET; annealing; chemical mechanical polishing; doping profiles; elemental semiconductors; germanium; hole mobility; interface states; ion beam effects; plasma materials processing; silicon compounds; surface roughness; thermal stability; wafer bonding; CMP; Ge; Ge-SiO2; bonding interface; bulk hole mobility; carrier mobilities; chemical mechanical planarization; cyclic HF/DIW cleaning; doping concentration level; electrical properties; four-probe configuration pseudoMOSFET; germanium-on-insulator substrates; high-temperature forming gas annealing; interface fixed charge density; interface trap density; inversion conduction mode; ion-cut process; large-area layer transfer; layer transfer; plasma surface activation; surface polishing; surface roughness; thermal stability; wafer bonding; Annealing; Cleaning; Fabrication; Hafnium; Plasma chemistry; Plasma properties; Plasma stability; Rough surfaces; Surface roughness; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734626
Filename :
4734626
Link To Document :
بازگشت