DocumentCode
2145876
Title
An innovative method to automate the waiver of IP-level DRC violations
Author
Ferguson, John ; Koranne, Sandeep ; Abercrombie, David
Author_Institution
Mentor Graphics, Wilsonville, OR, USA
fYear
2010
fDate
22-24 March 2010
Firstpage
493
Lastpage
498
Abstract
Intellectual property (IP) blocks often contain known design rule checking errors that have been ¿waived¿ by the foundry, meaning they acknowledge the error as a design rule violation, but do not consider it to be a critical yield-limiting defect. Because this waiver information is not conveyed in any consistent manner with the IP, waived IP design rule violations that reappear when the IP is integrated into a full-chip design must typically be investigated as though they are new violations. This paper will review various historic methods used to identify waived errors at the chip level, then propose a new automated method for identifying and eliminating waived errors, allowing chip designers to achieve accurate design rule checking results while minimizing debug time.
Keywords
industrial property; integrated circuit design; integrated circuit reliability; integrated circuit yield; IP design rule violations; chip level; critical yield-limiting defect; debug time minimization; design rule checking errors; historic methods; intellectual property DRC violations; waiver information; Chip scale packaging; Costs; Debugging; Foundries; Graphics; Humans; Intellectual property; Pattern recognition; Process design; Standardization;
fLanguage
English
Publisher
ieee
Conference_Titel
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location
San Jose, CA
ISSN
1948-3287
Print_ISBN
978-1-4244-6454-8
Type
conf
DOI
10.1109/ISQED.2010.5450529
Filename
5450529
Link To Document