DocumentCode :
2145976
Title :
Development of low power many-core SoC for multimedia applications
Author :
Miyamori, Takashi ; Xu, Hui ; Kodaka, Takeshi ; Usui, Hiroyuki ; Sano, Toru ; Tanabe, Jun
Author_Institution :
Center for Semiconductor Research & Development, Semiconductor & Storage Products Company, Toshiba Corporation, Kawasaki, Japan
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
773
Lastpage :
777
Abstract :
New media processing applications such as image recognition and AR (Augment Reality) have become into practical on embedded systems for automotive, digital-consumer and mobile products. Many-core processors have been proposed to realize much higher performance than multi-core processors. We have developed a low-power many-core SoC for multimedia applications in 40nm CMOS technology. Within a 210mm2 die, two 32-core clusters are integrated with dynamically reconfigurable processors, hardware accelerators, 2-channel DDR3 I/Fs, and other peripherals. Processor cores in the cluster share a 2MB L2 cache connected through a tree-based Network-on-Chip (NoC). Its total peak performance exceeds 1.5TOPS (Tera Operations Per Second). The high scalability and low power consumption are accomplished by parallelized firmware for multimedia applications. It operates the 1080p 30fps H.264 decoding about 400mW and the 4K2K 15fps super resolution under 800mW.
Keywords :
Decoding; Instruction sets; Multicore processing; System-on-chip; H.264; Low power; Many-core; Network-on-Chip; Power gating; Super resolution; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.164
Filename :
6513610
Link To Document :
بازگشت