Title :
Low-power/low-swing domino CMOS logic
Author :
Rjoub, A. ; Koufopavlou, O. ; Nikolaidis, S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
fDate :
31 May-3 Jun 1998
Abstract :
A new low-power domino CMOS logic is introduced. Its power characteristics are based on a low voltage swing technique. The output inverter of the domino gate is modified in order to reduce its output voltage swing. This results in dynamic power dissipation saving up to 36% and improvement in the power-delay product. A technique for creating changeable values of the voltage swing is used achieving various trade-off between power savings and speed. Experimental results clearly show the validity of the proposed technique for low-power operation
Keywords :
CMOS logic circuits; logic gates; dynamic power dissipation; inverter; low-power low-swing domino CMOS logic gate; output voltage swing; power-delay product; CMOS logic circuits; Clocks; Inverters; Logic gates; Parasitic capacitance; Physics computing; Power dissipation; Power engineering computing; Very large scale integration; Voltage;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.706792