Title :
Efficient cache architectures for reliable hybrid voltage operation using EDC codes
Author :
Maric, Bojan ; Abella, Jaume ; Valero, Mateo
Author_Institution :
Barcelona Supercomputing Center (BSC-CNS), Spain
Abstract :
Semiconductor technology evolution enables the design of sensor-based battery-powered ultra-low-cost chips (e.g., below 1 €) required for new market segments such as body, urban life and environment monitoring. Caches have been shown to be the highest energy and area consumer in those chips. This paper proposes a novel, hybrid-operation (high Vcc, ultra-low Vcc), single-Vcc domain cache architecture based on replacing energy-hungry bitcells (e.g., 10T) by more energy-efficient and smaller cells (e.g., 8T) enhanced with Error Detection and Correction (EDC) features for high reliability and performance predictability. Our architecture is proven to largely outperform existing solutions in terms of energy and area.
Keywords :
Benchmark testing; Computer architecture; Encoding; Robustness; SRAM cells; Transistors; Caches; Low Energy; Real-Time; Reliability;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
Print_ISBN :
978-1-4673-5071-6
DOI :
10.7873/DATE.2013.193